|
|
|
|
| LEADER |
00994cam a2200241 a 4500 |
| 001 |
1/31624 |
| 008 |
061127s2006 enka b 001 0 eng d |
| 020 |
|
|
|a 0071445641
|
| 035 |
|
|
|l 33945
|
| 040 |
|
|
|a DLC
|b GR-PeUP
|
| 082 |
0 |
0 |
|a 621.39΄2 NAV
|
| 100 |
1 |
|
|a Navabi, Zainalabedin.
|
| 245 |
1 |
0 |
|a Verilog digital system design :
|b RT level synthesis, testbench, and verification /
|c Zainalabedin Navabi.
|
| 250 |
|
|
|a 2nd ed.
|
| 260 |
|
|
|a New York :
|b McGraw-Hill,
|c c2006.
|
| 300 |
|
|
|a xvi, 384 σ. :
|b εικ. ;
|c 24 εκ. +
|e 1 CD-ROM (4 3/4 in.)
|
| 490 |
1 |
|
|a McGraw-Hill electronic engineering ;
|
| 504 |
|
|
|a Περιέχει βιβλιογραφία και ευρετήριο.
|
| 650 |
|
4 |
|a Verilog (Computer hardware description language)
|
| 650 |
|
4 |
|a Electronic digital computers
|x Computer-aided design.
|
| 830 |
|
|
|a McGraw-Hill electronic engineering.
|
| 852 |
|
|
|a INST
|b UNIPILB
|c MAIN
|e 20061127
|h 621.39΄2 NAV
|p 00151442
|q 00151442
|t LOAN
|y 0
|4 1
|
| 856 |
4 |
|
|d /webopac/covers/02/33945_0071445641.jpg
|